OpenCores
URL https://opencores.org/ocsvn/xgate/xgate/trunk

Subversion Repositories xgate

[/] [xgate/] [trunk/] [bench/] [verilog/] - Rev 36

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
36 Added bus arbitration for slave bus, but not fully functional yet. Added byte lane selects to task calls. rehayes 5346d 01h /xgate/trunk/bench/verilog/
35 Add byte lane select input to all tasks rehayes 5346d 01h /xgate/trunk/bench/verilog/
27 Subversion test, no actual code changes rehayes 5370d 19h /xgate/trunk/bench/verilog/
21 Added timeout, total error count, and XGCHN test rehayes 5378d 20h /xgate/trunk/bench/verilog/
20 Added event signal for compare error tracking in top level test bench. rehayes 5378d 20h /xgate/trunk/bench/verilog/
19 Verilog memory image for testing rehayes 5378d 20h /xgate/trunk/bench/verilog/
11 Update with Single Step debuging test rehayes 5392d 20h /xgate/trunk/bench/verilog/
5 Update for memory wait states, testbench and instruction decoder simplified for synthesis rehayes 5405d 21h /xgate/trunk/bench/verilog/
2 Initial Checkin rehayes 5413d 18h /xgate/trunk/bench/verilog/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.