Rev |
Log message |
Author |
Age |
Path |
57 |
Traded 16 data registers for 5 address regester when wait states are enabled. |
rehayes |
5361d 16h |
/xgate/trunk/rtl/verilog/ |
53 |
Extensive changes to fix errors in how wait state are handled by the master bus interface and the RISC control logic. Fix to slave mode WISHBONE ack signal. |
rehayes |
5377d 17h |
/xgate/trunk/rtl/verilog/ |
47 |
Fix status bit error in ADC and SBC instruction, fix error in thread startup. |
rehayes |
5393d 14h |
/xgate/trunk/rtl/verilog/ |
43 |
Update for single program counter added, WISHBONE Slave bus word addressability and byte selection |
rehayes |
5427d 11h |
/xgate/trunk/rtl/verilog/ |
42 |
Update for singel program counter added, WISHBONE Slave bus word addressability and byte selection |
rehayes |
5427d 11h |
/xgate/trunk/rtl/verilog/ |
41 |
Update for singel program counter added, WISHBONE Slave bus word addressability and byte selection |
rehayes |
5428d 13h |
/xgate/trunk/rtl/verilog/ |
40 |
Update for single program counter adder |
rehayes |
5448d 16h |
/xgate/trunk/rtl/verilog/ |
34 |
minor changes related to wishbone master interface |
rehayes |
5456d 18h |
/xgate/trunk/rtl/verilog/ |
31 |
Cleanup for MAX_CHANNEL bus |
rehayes |
5468d 13h |
/xgate/trunk/rtl/verilog/ |
30 |
Added pins debud_mode_i and secure_mode_i. Cleanup for xgif bus |
rehayes |
5468d 13h |
/xgate/trunk/rtl/verilog/ |
29 |
Added some constant assigments, still needs more work to complete |
rehayes |
5468d 13h |
/xgate/trunk/rtl/verilog/ |
28 |
Added comment line |
rehayes |
5468d 13h |
/xgate/trunk/rtl/verilog/ |
26 |
Add synopsys commands, add else defaults for semphore state machine. |
rehayes |
5483d 14h |
/xgate/trunk/rtl/verilog/ |
25 |
Fix connected net name |
rehayes |
5483d 14h |
/xgate/trunk/rtl/verilog/ |
24 |
Delete unused inputs |
rehayes |
5483d 16h |
/xgate/trunk/rtl/verilog/ |
17 |
Additions for XGCHID debug commands |
rehayes |
5489d 13h |
/xgate/trunk/rtl/verilog/ |
15 |
Fix R1 load at boot up, add debug features |
rehayes |
5502d 11h |
/xgate/trunk/rtl/verilog/ |
12 |
Single step debug working, added software error interrupt output, added WISHBONE master module, fixed control register bits |
rehayes |
5503d 13h |
/xgate/trunk/rtl/verilog/ |
5 |
Update for memory wait states, testbench and instruction decoder simplified for synthesis |
rehayes |
5516d 13h |
/xgate/trunk/rtl/verilog/ |
2 |
Initial Checkin |
rehayes |
5524d 11h |
/xgate/trunk/rtl/verilog/ |