OpenCores
URL https://opencores.org/ocsvn/xge_mac/xge_mac/trunk

Subversion Repositories xge_mac

[/] [xge_mac/] [trunk/] - Rev 25

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
25 Timing improvements, reduced FIFO size from 1024 to 512 antanguay 4229d 14h /xge_mac/trunk/
24 Use FIFO's for statistics clock domain crossing antanguay 4229d 16h /xge_mac/trunk/
23 Adding basic packet stats antanguay 4229d 21h /xge_mac/trunk/
22 Added prototype system verilog testbench antanguay 4231d 18h /xge_mac/trunk/
21 Improvements for timing, adding alternate FIFO design using XIL define antanguay 4231d 18h /xge_mac/trunk/
20 Updates for Xilinx synthesis antanguay 4521d 13h /xge_mac/trunk/
19 Updates for 32/64 bit systems antanguay 4696d 14h /xge_mac/trunk/
18 Updates for linux 32-bit antanguay 4697d 10h /xge_mac/trunk/
17 Fixed deprecated SystemC warnings antanguay 4699d 18h /xge_mac/trunk/
16 Rename tb_xge_mac.v to sv extension to fix issue with newer Modelsim antanguay 4700d 01h /xge_mac/trunk/
15 Updated for Verilator 3.813 antanguay 4719d 01h /xge_mac/trunk/
14 Change interface to big endian, added serdes examples to testbench antanguay 5307d 19h /xge_mac/trunk/
13 Change interface to big endian, added serdes examples to testbench antanguay 5307d 20h /xge_mac/trunk/
12 Change interface to big endian, added serdes examples to testbench antanguay 5307d 20h /xge_mac/trunk/
11 Fixed clock crossing antanguay 5413d 18h /xge_mac/trunk/
10 Added details to spec antanguay 5511d 13h /xge_mac/trunk/
7 New directory structure. root 5586d 06h /xge_mac/trunk/
6 Updated spec. Added mod[2:0] signals. Timing improvements. antanguay 5862d 13h /trunk/
5 Fixed compilation antanguay 5868d 14h /trunk/
4 Created antanguay 5868d 16h /trunk/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.