OpenCores
URL https://opencores.org/ocsvn/xge_mac/xge_mac/trunk

Subversion Repositories xge_mac

[/] [xge_mac/] [trunk/] [rtl/] - Rev 30

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
28 Adding parameter for max frame size antanguay 4306d 03h /xge_mac/trunk/rtl/
27 Fix octets stats on barrel shift transitions antanguay 4355d 02h /xge_mac/trunk/rtl/
26 Fix packet count antanguay 4361d 03h /xge_mac/trunk/rtl/
25 Timing improvements, reduced FIFO size from 1024 to 512 antanguay 4361d 04h /xge_mac/trunk/rtl/
24 Use FIFO's for statistics clock domain crossing antanguay 4361d 06h /xge_mac/trunk/rtl/
23 Adding basic packet stats antanguay 4361d 12h /xge_mac/trunk/rtl/
22 Added prototype system verilog testbench antanguay 4363d 08h /xge_mac/trunk/rtl/
21 Improvements for timing, adding alternate FIFO design using XIL define antanguay 4363d 09h /xge_mac/trunk/rtl/
20 Updates for Xilinx synthesis antanguay 4653d 03h /xge_mac/trunk/rtl/
12 Change interface to big endian, added serdes examples to testbench antanguay 5439d 11h /xge_mac/trunk/rtl/
11 Fixed clock crossing antanguay 5545d 08h /xge_mac/trunk/rtl/
10 Added details to spec antanguay 5643d 03h /xge_mac/trunk/rtl/
7 New directory structure. root 5717d 20h /xge_mac/trunk/rtl/
6 Updated spec. Added mod[2:0] signals. Timing improvements. antanguay 5994d 04h /trunk/rtl/
5 Fixed compilation antanguay 6000d 04h /trunk/rtl/
2 Initial revision antanguay 6000d 07h /trunk/rtl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.