OpenCores
URL https://opencores.org/ocsvn/xge_mac/xge_mac/trunk

Subversion Repositories xge_mac

[/] [xge_mac/] [trunk/] [rtl/] [verilog/] - Rev 28

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
28 Adding parameter for max frame size antanguay 4176d 14h /xge_mac/trunk/rtl/verilog/
27 Fix octets stats on barrel shift transitions antanguay 4225d 13h /xge_mac/trunk/rtl/verilog/
26 Fix packet count antanguay 4231d 14h /xge_mac/trunk/rtl/verilog/
25 Timing improvements, reduced FIFO size from 1024 to 512 antanguay 4231d 15h /xge_mac/trunk/rtl/verilog/
24 Use FIFO's for statistics clock domain crossing antanguay 4231d 17h /xge_mac/trunk/rtl/verilog/
23 Adding basic packet stats antanguay 4231d 23h /xge_mac/trunk/rtl/verilog/
22 Added prototype system verilog testbench antanguay 4233d 19h /xge_mac/trunk/rtl/verilog/
21 Improvements for timing, adding alternate FIFO design using XIL define antanguay 4233d 20h /xge_mac/trunk/rtl/verilog/
20 Updates for Xilinx synthesis antanguay 4523d 14h /xge_mac/trunk/rtl/verilog/
12 Change interface to big endian, added serdes examples to testbench antanguay 5309d 22h /xge_mac/trunk/rtl/verilog/
11 Fixed clock crossing antanguay 5415d 19h /xge_mac/trunk/rtl/verilog/
10 Added details to spec antanguay 5513d 14h /xge_mac/trunk/rtl/verilog/
7 New directory structure. root 5588d 07h /xge_mac/trunk/rtl/verilog/
6 Updated spec. Added mod[2:0] signals. Timing improvements. antanguay 5864d 15h /xge_mac/trunk/rtl/verilog/
5 Fixed compilation antanguay 5870d 15h /xge_mac/trunk/rtl/verilog/
2 Initial revision antanguay 5870d 19h /xge_mac/trunk/rtl/verilog/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.