OpenCores
URL https://opencores.org/ocsvn/aemb/aemb/trunk

Subversion Repositories aemb

[/] - Rev 65

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
65 Fixed minor typo causing synthesis failure. sybreon 6105d 13h /
64 Fixed minor interrupt test typo. sybreon 6105d 23h /
63 Fixed interrupt signal synchronisation. sybreon 6105d 23h /
62 Fixed minor typo. sybreon 6105d 23h /
61 Changed interrupt handling system (reported by M. Ettus). sybreon 6106d 00h /
60 Added interrupt test routine. sybreon 6106d 01h /
59 Added posedge/negedge bus interface.
Modified interrupt test system.
sybreon 6106d 01h /
58 Updated simulation to also check BRI 0x00 instruction. sybreon 6106d 23h /
57 Updated documentation to EDK32 version. sybreon 6109d 00h /
56 Parameterised optional components into aeMB_xecu.v sybreon 6109d 23h /
55 Upgraded license to LGPLv3.
Significant performance optimisations.
sybreon 6110d 06h /
54 Added some compilation optimisations. sybreon 6111d 02h /
53 Added GET/PUT support through a FSL bus. sybreon 6111d 02h /
52 Added log output to iverilog.log sybreon 6111d 02h /
51 Fixed data WISHBONE arbitration problem (reported by J Lee). sybreon 6112d 05h /
50 Parameterised optional components. sybreon 6112d 08h /
49 Added random seed for simulation. sybreon 6115d 12h /
48 Fixed spurious interrupt latching during long bus cycles (spotted by J Lee). sybreon 6116d 17h /
47 Added -msoft-float and -mxl-soft-div compiler flags. sybreon 6116d 17h /
46 Minor code cleanup. sybreon 6117d 14h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.