OpenCores
URL https://opencores.org/ocsvn/aes_highthroughput_lowarea/aes_highthroughput_lowarea/trunk

Subversion Repositories aes_highthroughput_lowarea

[/] - Rev 9

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
9 Corrected block diagram with the size of i_key_mode input signal. motilito 4607d 17h /
8 Added core specification document, core top example module and FPGA synthesis project files. motilito 4608d 04h /
7 Added AES KAT test bench and simulation batch files for Icarus Verilog.
Note that reset polarity was changed to rising edge (posedge).
motilito 5063d 03h /
6 Correcting some problems with bench directory motilito 5063d 07h /
5 Updating sub-directory structure motilito 5063d 07h /
4 Moving RTL to verilog sub-directory motilito 5063d 07h /
3 Building new directory structure. motilito 5063d 17h /
2 initial release rainrhythm 5364d 23h /
1 The project and the structure was created root 5367d 09h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.