OpenCores
URL https://opencores.org/ocsvn/amber/amber/trunk

Subversion Repositories amber

[/] - Rev 56

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
56 Remove the timeouts file from svn. Its an output file and gets now just gets created automatically
when sims are run for the first time.
csantifort 4766d 03h /
55 Added sudo to rm mnt command csantifort 4766d 03h /
54 Bug fix for bug reported by Botao Lee. The mode bits in the decode stage did not change immediately
after a mode switch from a teqp instruction, but 1 cycle later. This meant the wrong set of registers
was selected for writing to for 1 clock cycle.
csantifort 4783d 03h /
53 Cleaned up Amber Verilog, removing unused signals. csantifort 4798d 01h /
52 Fixed typo in notes on creating DDR memory interfaces using coregen csantifort 4798d 01h /
51 Revert vmlinux back to 48. csantifort 4839d 00h /
50 Revert to previous version csantifort 4839d 00h /
49 Added a note n how to change timeouts csantifort 4839d 01h /
48 Fixed a bug in linux that caused the os to not return to the running application after an interrupt.
Hello-world now runs stand-alone again.
Added initrd-200k-dhry, a disk image that uses the dhry program for init.
csantifort 4843d 07h /
47 Changed V6 VCo from 1000Mhz to 1200 MHz csantifort 4863d 04h /
46 svn ignore vmlinux.dis and vmlinux.mem csantifort 4871d 02h /
45 Store vmlinux.mem and vmlinux.dis in compressed form csantifort 4871d 02h /
44 Updated vmlinux image based on last change csantifort 4871d 03h /
43 Added support for the flat executable file format to vmlinux, so that the hello-world program is correctly relocated when it is loaded at the end of the vmlinux test.
Changed the Virtex-5 clock configuration to use a 1200MHz VCO frequency and 80MHz system clock frequency.
csantifort 4871d 03h /
42 Added write buffer - fixes bug if wishbone writes takes multiple cycles to complete csantifort 4888d 23h /
41 Added instructions on how to use Coregen to create the Spartan-6 DDR3 memory interface. csantifort 4890d 08h /
40 Added wishbone bus jitter testing option.
Cleaned up waveform log .do files, now seperate files for a23 and a25 cores.
Added vmlinux executable elf file for running on hardware.
csantifort 4895d 00h /
39 Added a second level of buffering to a25_wishbone_buf to fix a lockup
bug when write acks to not return immediately, and also to improve performance slightly
csantifort 4896d 01h /
38 support 128-bit wishbone now used for a25 core csantifort 4897d 01h /
37 128-bit wide boot memory module csantifort 4897d 23h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.