OpenCores
URL https://opencores.org/ocsvn/can/can/trunk

Subversion Repositories can

[/] - Rev 126

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
126 Error counters fixed to be compatible with Bosch VHDL reference model.
Small synchronization changes.
mohor 7560d 11h /
125 Synchronization changed, error counters fixed. mohor 7564d 17h /
124 ALTERA_RAM supported. mohor 7584d 23h /
123 This commit was manufactured by cvs2svn to create tag 'rel_17'. 7592d 05h /
122 This commit was manufactured by cvs2svn to create tag 'rel_16'. 7592d 05h /
121 When detecting bus-free, signal bus_free_cnt_en was cleared to zero
although the last sampled bit was zero instead of one.
mohor 7592d 05h /
120 This commit was manufactured by cvs2svn to create tag 'rel_15'. 7601d 02h /
119 Artisan RAMs added. mohor 7601d 02h /
118 Artisan RAM fixed (when not using BIST). mohor 7601d 02h /
117 Tristate signal tx_o is separated to tx_o and tx_oen_o. Both signals need
to be joined together on higher level.
mohor 7601d 02h /
116 This commit was manufactured by cvs2svn to create tag 'rel_14'. 7606d 20h /
115 Artisan ram instances added. simons 7606d 20h /
114 This commit was manufactured by cvs2svn to create tag 'rel_13'. 7633d 21h /
113 This commit was manufactured by cvs2svn to create tag 'rel_12'. 7633d 21h /
112 Tx and rx length are limited to 8 bytes regardless to the DLC value. tadejm 7633d 21h /
111 Fixed according to the linter.
Case statement for data_out joined.
mohor 7635d 21h /
110 Fixed according to the linter. mohor 7635d 21h /
109 Fixed according to the linter. mohor 7635d 22h /
108 Fixed according to the linter. mohor 7635d 22h /
107 Fixed according to the linter. mohor 7635d 23h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.