OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] - Rev 20

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 Crc generation is different for read or write commands. Small synthesys fixes. mohor 8246d 03h /
19 Wishbone data latched on wb_clk_i instead of risc_clk. mohor 8258d 04h /
18 Reset signals are not combined any more. mohor 8260d 13h /
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8284d 02h /
16 bs_chain_o port added. mohor 8286d 02h /
15 bs_chain_o added. mohor 8286d 03h /
14 Document updated. mohor 8287d 01h /
13 Signal names changed to lowercase. mohor 8287d 04h /
12 Wishbone interface added, few fixes for better performance,
hooks for boundary scan testing added.
mohor 8288d 04h /
11 Changes connected to the OpenRISC access (SPR read, SPR write). mohor 8309d 00h /
10 First official release 1.0. mohor 8313d 04h /
9 Working version. Few bugs fixed, comments added. mohor 8313d 04h /
8 Asynchronous set/reset not used in trace any more. mohor 8314d 02h /
7 First official release 1.0. mohor 8314d 02h /
6 Minor changes for simulation. mohor 8314d 02h /
5 Trace fixed. Some registers changed, trace simplified. mohor 8314d 23h /
4 Initial official release. mohor 8320d 00h /
3 This commit was manufactured by cvs2svn to create tag 'arelease'. 8320d 00h /
2 Initial official release. mohor 8320d 00h /
1 Standard project directories initialized by cvs2svn. 8320d 00h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.