OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] - Rev 21

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
21 CRC is returned when chain selection data is transmitted. mohor 8261d 09h /
20 Crc generation is different for read or write commands. Small synthesys fixes. mohor 8262d 12h /
19 Wishbone data latched on wb_clk_i instead of risc_clk. mohor 8274d 12h /
18 Reset signals are not combined any more. mohor 8276d 21h /
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8300d 11h /
16 bs_chain_o port added. mohor 8302d 10h /
15 bs_chain_o added. mohor 8302d 12h /
14 Document updated. mohor 8303d 09h /
13 Signal names changed to lowercase. mohor 8303d 12h /
12 Wishbone interface added, few fixes for better performance,
hooks for boundary scan testing added.
mohor 8304d 12h /
11 Changes connected to the OpenRISC access (SPR read, SPR write). mohor 8325d 08h /
10 First official release 1.0. mohor 8329d 12h /
9 Working version. Few bugs fixed, comments added. mohor 8329d 12h /
8 Asynchronous set/reset not used in trace any more. mohor 8330d 10h /
7 First official release 1.0. mohor 8330d 10h /
6 Minor changes for simulation. mohor 8330d 10h /
5 Trace fixed. Some registers changed, trace simplified. mohor 8331d 08h /
4 Initial official release. mohor 8336d 08h /
3 This commit was manufactured by cvs2svn to create tag 'arelease'. 8336d 09h /
2 Initial official release. mohor 8336d 09h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.