OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] - Rev 24

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
24 CRC changed so more thorough testing is done. mohor 8393d 22h /
23 Trace disabled by default. mohor 8400d 00h /
22 Register length fixed. mohor 8400d 01h /
21 CRC is returned when chain selection data is transmitted. mohor 8400d 20h /
20 Crc generation is different for read or write commands. Small synthesys fixes. mohor 8401d 23h /
19 Wishbone data latched on wb_clk_i instead of risc_clk. mohor 8414d 00h /
18 Reset signals are not combined any more. mohor 8416d 09h /
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8439d 22h /
16 bs_chain_o port added. mohor 8441d 22h /
15 bs_chain_o added. mohor 8441d 23h /
14 Document updated. mohor 8442d 21h /
13 Signal names changed to lowercase. mohor 8443d 00h /
12 Wishbone interface added, few fixes for better performance,
hooks for boundary scan testing added.
mohor 8444d 00h /
11 Changes connected to the OpenRISC access (SPR read, SPR write). mohor 8464d 20h /
10 First official release 1.0. mohor 8469d 00h /
9 Working version. Few bugs fixed, comments added. mohor 8469d 00h /
8 Asynchronous set/reset not used in trace any more. mohor 8469d 22h /
7 First official release 1.0. mohor 8469d 22h /
6 Minor changes for simulation. mohor 8469d 22h /
5 Trace fixed. Some registers changed, trace simplified. mohor 8470d 20h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.