OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] - Rev 24

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
24 CRC changed so more thorough testing is done. mohor 8333d 09h /
23 Trace disabled by default. mohor 8339d 11h /
22 Register length fixed. mohor 8339d 11h /
21 CRC is returned when chain selection data is transmitted. mohor 8340d 07h /
20 Crc generation is different for read or write commands. Small synthesys fixes. mohor 8341d 10h /
19 Wishbone data latched on wb_clk_i instead of risc_clk. mohor 8353d 11h /
18 Reset signals are not combined any more. mohor 8355d 20h /
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8379d 09h /
16 bs_chain_o port added. mohor 8381d 09h /
15 bs_chain_o added. mohor 8381d 10h /
14 Document updated. mohor 8382d 08h /
13 Signal names changed to lowercase. mohor 8382d 11h /
12 Wishbone interface added, few fixes for better performance,
hooks for boundary scan testing added.
mohor 8383d 11h /
11 Changes connected to the OpenRISC access (SPR read, SPR write). mohor 8404d 07h /
10 First official release 1.0. mohor 8408d 11h /
9 Working version. Few bugs fixed, comments added. mohor 8408d 11h /
8 Asynchronous set/reset not used in trace any more. mohor 8409d 09h /
7 First official release 1.0. mohor 8409d 09h /
6 Minor changes for simulation. mohor 8409d 09h /
5 Trace fixed. Some registers changed, trace simplified. mohor 8410d 07h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.