OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] - Rev 33

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
33 LatchedJTAG_IR used when muxing TDO instead of JTAG_IR. mohor 8329d 16h /
32 Stupid bug that was entered by previous update fixed. mohor 8330d 15h /
31 trst synchronization is not needed and was removed. mohor 8330d 16h /
30 IDCODE bug fixed, chains reused to decreas size of core. Data is shifted-in
not filled-in. Tested in hw.
mohor 8341d 20h /
29 Document revised and put tp better form. mohor 8345d 09h /
28 TDO and TDO Enable signal are separated into two signals. mohor 8377d 17h /
27 Warnings from synthesys tools fixed. mohor 8391d 18h /
26 Warnings from synthesys tools fixed. mohor 8391d 18h /
25 trst signal is synchronized to wb_clk_i. mohor 8392d 15h /
24 CRC changed so more thorough testing is done. mohor 8393d 16h /
23 Trace disabled by default. mohor 8399d 19h /
22 Register length fixed. mohor 8399d 19h /
21 CRC is returned when chain selection data is transmitted. mohor 8400d 15h /
20 Crc generation is different for read or write commands. Small synthesys fixes. mohor 8401d 17h /
19 Wishbone data latched on wb_clk_i instead of risc_clk. mohor 8413d 18h /
18 Reset signals are not combined any more. mohor 8416d 03h /
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8439d 17h /
16 bs_chain_o port added. mohor 8441d 16h /
15 bs_chain_o added. mohor 8441d 18h /
14 Document updated. mohor 8442d 15h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.