OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 116

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
116 Testing environment also includes traffic cop, memory interface and host
interface.
mohor 8164d 19h /
115 RxBDAddress takes `ETH_TX_BD_NUM_DEF value after reset. mohor 8165d 17h /
114 EXTERNAL_DMA removed. External DMA not supported. mohor 8166d 14h /
113 RxPointer bug fixed. mohor 8173d 06h /
112 Previous bug wasn't succesfully removed. Now fixed. mohor 8173d 20h /
111 Master state machine had a bug when switching from master write to
master read.
mohor 8174d 09h /
110 m_wb_cyc_o signal released after every single transfer. mohor 8174d 12h /
109 Comment removed. mohor 8174d 13h /
108 Testbench supports unaligned accesses. mohor 8241d 23h /
107 TX_BUF_BASE changed. mohor 8241d 23h /
106 Outputs registered. Reset changed for eth_wishbone module. mohor 8241d 23h /
105 Compiler directives added. Tx and Rx fifo size incremented. A "late collision"
bug fixed.
mohor 8251d 00h /
104 FCS should not be included in NibbleMinFl. mohor 8252d 18h /
103 Wishbone signals are registered when ETH_REGISTERED_OUTPUTS is
selected in eth_defines.v
mohor 8252d 19h /
102 Interrupts are visible in the ETH_INT_SOURCE regardless if they are enabled
or not.
mohor 8252d 19h /
101 Short frame and ReceivedLengthOK were not detected correctly. mohor 8252d 19h /
100 Generic ram or Xilinx ram can be used in fifo (selectable by setting
ETH_FIFO_XILINX in eth_defines.v).
mohor 8252d 19h /
99 Document revised. mohor 8259d 18h /
98 Document revised. mohor 8259d 18h /
97 Small typo fixed. lampret 8276d 17h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.