OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 233

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
233 Revision 0.3 released. Some figures added. mohor 8064d 08h /
232 fpga define added. mohor 8069d 03h /
231 Description of Core Modules added (figure). mohor 8071d 05h /
230 This commit was manufactured by cvs2svn to create tag 'rel_8'. 8075d 01h /
229 case changed to casex. mohor 8075d 01h /
228 This commit was manufactured by cvs2svn to create tag 'rel_7'. 8075d 05h /
227 Changed BIST scan signals. tadejm 8075d 05h /
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 8075d 06h /
225 Some minor changes. tadejm 8075d 07h /
224 Signals for a wave window in Modelsim. tadejm 8075d 08h /
223 Some code changed due to bug fixes. tadejm 8075d 08h /
222 This commit was manufactured by cvs2svn to create tag 'rel_6'. 8079d 06h /
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 8079d 06h /
220 This commit was manufactured by cvs2svn to create tag 'rel_5'. 8082d 07h /
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 8082d 07h /
218 Typo error fixed. (When using Bist) mohor 8082d 09h /
217 Bist supported. mohor 8082d 09h /
216 Bist signals added. mohor 8082d 09h /
215 Bist supported. mohor 8082d 09h /
214 Signals for WISHBONE B3 compliant interface added. mohor 8083d 05h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.