OpenCores
URL https://opencores.org/ocsvn/ethmac10g/ethmac10g/trunk

Subversion Repositories ethmac10g

[/] - Rev 29

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
29 no message fisher5090 6733d 14h /
28 First commit. 32-bit counter. Synthesizes with no errors in Xilinx XST. mvpratt 6736d 01h /
27 xilinx coregen fisher5090 6746d 06h /
26 good edition fisher5090 6746d 06h /
25 no message fisher5090 6746d 06h /
24 First cut. One of the main culprits for the timing violations. godzilla 6748d 21h /
23 First cut. Original code from Easic but add some extra controls. One of the main culprits for the timing violations. godzilla 6748d 21h /
22 First cut. Original code from Easic but add some extra controls. godzilla 6748d 21h /
21 First cut. Not thoroughly tested yet but still need to implement the configuration, non-crc version and stats.
So far Leonardo Precison indicates the design can run upto 101 MHz but need to remove the timing violations to increase speed.
godzilla 6748d 21h /
20 First cut. Still need to update the document with design changes. godzilla 6748d 21h /
19 First cut. godzilla 6748d 21h /
18 works well fisher5090 6753d 10h /
17 crc test fisher5090 6753d 17h /
16 use counter fisher5090 6757d 02h /
15 crc module fisher5090 6757d 02h /
14 no more used fisher5090 6757d 02h /
13 first commit. not yet ready to compile mvpratt 6757d 02h /
12 200MHZ fisher5090 6758d 11h /
11 200MHZ fisher5090 6758d 11h /
10 200MHZ fisher5090 6758d 11h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.