OpenCores
URL https://opencores.org/ocsvn/ethmac10g/ethmac10g/trunk

Subversion Repositories ethmac10g

[/] - Rev 71

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
71 Replay xilinx fifo with private fifo fisher5090 5893d 09h /
70 no message fisher5090 6557d 03h /
69 no message fisher5090 6557d 03h /
68 datasheet of management module fisher5090 6557d 13h /
67 modify mgmt_miim_rdy timing sequence fisher5090 6557d 21h /
66 comments added fisher5090 6558d 01h /
65 bad coding style, but works, will be modified later fisher5090 6558d 04h /
64 no message fisher5090 6560d 14h /
63 remove pad function added, using xilinx vp20 -6 as target FPGA, passes post place and route simulation fisher5090 6560d 14h /
62 no message fisher5090 6560d 21h /
61 no message fisher5090 6560d 23h /
60 change rxd_in, rxc_in and rxclk_in signals'name to xgmii_rxd, xgmii_rxc and xgmii_rxclk fisher5090 6560d 23h /
59 first version fisher5090 6561d 00h /
58 configuration vector select inband fcs or not fisher5090 6561d 05h /
57 both inband fcs and no inband fcs are OK fisher5090 6561d 05h /
56 no message fisher5090 6561d 21h /
55 testbench for normal frame and error frame fisher5090 6561d 21h /
54 removed fisher5090 6561d 22h /
53 testbench for normal and error frame fisher5090 6562d 02h /
52 modified the rx_good_frame and rx_bad_frame timing sequence fisher5090 6562d 02h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.