OpenCores
URL https://opencores.org/ocsvn/mdct/mdct/trunk

Subversion Repositories mdct

[/] - Rev 26

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
26 Added old uploaded documents to new repository. root 5730d 02h /
25 Added old uploaded documents to new repository. root 5730d 15h /
24 New directory structure. root 5730d 15h /
23 This commit was manufactured by cvs2svn to create tag 'MDCT_REL_B1_8'. 5732d 21h /
22 project released under LGPL mikel262 5732d 21h /
21 Fix for XST synthesis error and improve readibility (by Andreas Bergmann). mikel262 5732d 22h /
20 Fix for XST synthesis error and improve readibility (by Andreas Bergman). mikel262 5732d 22h /
19 This commit was manufactured by cvs2svn to create tag 'MDCT_REL_B1_6'. 6757d 18h /
18 Minor fixes. This release is FPGA proven. mikel262 6757d 18h /
17 This commit was manufactured by cvs2svn to create tag 'MDCT_REL_B1_5'. 6779d 14h /
16 Documentation update, minor fixes mikel262 6779d 14h /
15 Redesigned. Fully pipelined, always ready for data design mikel262 6779d 16h /
14 This commit was manufactured by cvs2svn to create tag 'MDCT_REL_B1_4'. 6783d 15h /
13 performance improved by 8%, latency reduced to 94 cycles mikel262 6783d 15h /
12 This commit was manufactured by cvs2svn to create tag 'MDCT_REL_B1_3'. 6784d 14h /
11 changed ROM memory model to synchronous mikel262 6784d 14h /
10 + moved memory allocation request to where it should be
+ reduced latency to 104 cycles
mikel262 6785d 16h /
9 This commit was manufactured by cvs2svn to create tag 'MDCT_REL_B1_2'. 6788d 03h /
8 Updated DOC mikel262 6788d 03h /
7 documentation update. minor area optimization. mikel262 6788d 14h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.