OpenCores
URL https://opencores.org/ocsvn/mips32r1/mips32r1/trunk

Subversion Repositories mips32r1

[/] - Rev 12

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
12 Updated SoC bit file with hardware divider. Changed SoC frequency to a more conservative 33/66MHz clock. SoC BRAM cores must now be generated by the user. Added a README to the standalone processor directory. ayersg 4375d 20h /
11 SoC project files updated to include divide module. ayersg 4383d 02h /
10 Added hardware divide support. Thanks to Neil Russell for contributing the divide module. ayersg 4383d 02h /
9 Minor code cleanup, changed default BE bit in CP0. ayersg 4383d 03h /
8 Added information for regenerating the BRAM core for the SoC. ayersg 4392d 21h /
7 Corrected functionality of Jal. ayersg 4392d 21h /
6 ayersg 4406d 19h /
5 Added a howto for getting started. ayersg 4407d 23h /
4 Added a howto for getting started. ayersg 4407d 23h /
3 Made whitespace consistent in all Verilog files. ayersg 4410d 02h /
2 Initial release ayersg 4410d 13h /
1 The project and the structure was created root 4411d 13h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.