OpenCores
URL https://opencores.org/ocsvn/mips32r1/mips32r1/trunk

Subversion Repositories mips32r1

[/] - Rev 12

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
12 Updated SoC bit file with hardware divider. Changed SoC frequency to a more conservative 33/66MHz clock. SoC BRAM cores must now be generated by the user. Added a README to the standalone processor directory. ayersg 4222d 21h /
11 SoC project files updated to include divide module. ayersg 4230d 03h /
10 Added hardware divide support. Thanks to Neil Russell for contributing the divide module. ayersg 4230d 04h /
9 Minor code cleanup, changed default BE bit in CP0. ayersg 4230d 04h /
8 Added information for regenerating the BRAM core for the SoC. ayersg 4239d 22h /
7 Corrected functionality of Jal. ayersg 4239d 23h /
6 ayersg 4253d 21h /
5 Added a howto for getting started. ayersg 4255d 01h /
4 Added a howto for getting started. ayersg 4255d 01h /
3 Made whitespace consistent in all Verilog files. ayersg 4257d 04h /
2 Initial release ayersg 4257d 15h /
1 The project and the structure was created root 4258d 15h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.