OpenCores
URL https://opencores.org/ocsvn/next186/next186/trunk

Subversion Repositories next186

[/] - Rev 20

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 Implemented the undocumented SALC instructions (SBB AL, AL without affecting the flags)
Some speed improvements (separate data/address I/O path)
ndumitrache 2458d 23h /
19 Add A20 address line ndumitrache 3679d 19h /
18 nicer code ndumitrache 3982d 14h /
17 fixed OV/CY flags for IMUL ndumitrache 3990d 20h /
16 fixed OV/CY flags for IMUL ndumitrache 3990d 23h /
15 doc fix ndumitrache 4004d 14h /
14 generate invalid opcode exception for MOV FS and GS ndumitrache 4032d 13h /
13 fix PUSHA SP pushed stack value, which should be the one before PUSHA ndumitrache 4040d 23h /
12 fix IDIV when Q=0 ndumitrache 4075d 17h /
11 fix RET n alignment bug
fix TRAP interrupt acknowledge
updated specs
ndumitrache 4082d 23h /
10 fixed MUL/IMUL 8bit flags bug ndumitrache 4119d 16h /
9 fixed DAA,DAS bug ndumitrache 4137d 18h /
8 fixed DIV bug (exception on sign bit) ndumitrache 4181d 18h /
7 fixed REP CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4406d 00h /
6 updated CMPS/SCAS timing ndumitrache 4406d 01h /
5 Fixed CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4406d 01h /
4 comment fix ndumitrache 4421d 02h /
3 updated comments ndumitrache 4471d 00h /
2 v1.0 ndumitrache 4471d 17h /
1 The project and the structure was created root 4471d 23h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.