OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] - Rev 109

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
109 Update Xilinx FPGA example with the latest openMSP430 core RTL version. olivier.girard 4971d 21h /
108 Add serial debug interface tasks to the Actel fpga simulation environment. olivier.girard 4973d 10h /
107 Update Actel and Alter FPGA examples with the latest openMSP430 core RTL version. olivier.girard 4973d 10h /
106 Separated the Timer A defines from the openMSP430 ones.
Added the "dbg_en" port in order to allow a separate reset of the debug interface.
Added the "core_en" port (when cleared, the CPU will stop execution, the dbg_freeze signal will be set and the aclk & smclk will be stopped).
Renamed "per_wen" to "per_we" to prevent confusion with active low signals.
Removed to missing unused flops when the DBG_EN is not defined (thanks to Mihai contribution).
olivier.girard 4973d 11h /
105 Removed dummy memory read access for the MOV/PUSH/CALL/RETI instructions.
These were not problematic but this is simply cleaner that way.
olivier.girard 4988d 11h /
104 Update all FPGA example projects with the latest RTL version. olivier.girard 4992d 13h /
103 Removed the timescale from all RTL files.
Added possibility to exclude the "includes" statements from the RTL.
olivier.girard 4993d 18h /
102 Fixed bug reported by Mihai ( http://opencores.org/bug,view,1955 ).
The following PUSH instructions are now working as expected:

- indexed mode: PUSH x(R1)
- indirect register mode: PUSH @R1
- indirect autoincrement: PUSH @R1+
olivier.girard 4994d 11h /
101 Cosmetic change in order to prevent an X propagation whenever executing a byte instruction with an uninitialized memory location as source. olivier.girard 4994d 12h /
100 Update HTML documentation with Actel's FPGA implementation example (file & directory description section). olivier.girard 4997d 11h /
99 Small fix for CVER simulator support. olivier.girard 4998d 12h /
98 Added support for VCS verilog simulator.
VPD and TRN waveforms can now be generated.
olivier.girard 4998d 12h /
97 Update Tools' Windows executables with EraseROM command fix. olivier.girard 4999d 12h /
96 Fixed EraseROM command in the TCL library of the Software development tools. olivier.girard 4999d 12h /
95 Update some test patterns for the additional simulator supports. olivier.girard 5002d 12h /
94 Thanks to Mihai-Costin Manolescu's contribution, the simulation scripts now support the following simulators:
- Icarus Verilog
- Cver
- Verilog-XL
- NCVerilog
- Modelsim
olivier.girard 5002d 12h /
93 Update Tools' Windows executables. olivier.girard 5006d 12h /
92 Fixed bug where the openmsp430-minidebug application shows data memory size instead of program memory size and program memory size instead of data memory size.
Thanks to "dir" for reporting the bug :-)
olivier.girard 5006d 13h /
91 Fixed bug when an IRQ arrives while CPU is halted through the serial debug interface.
This bug is CRITICAL for people using working with interrupts and the Serial Debug Interface.
olivier.girard 5006d 13h /
90 Update windows executables for the tools. olivier.girard 5021d 19h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.