OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] - Rev 48

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
48 Re-add html documentation. olivier.girard 5424d 20h /
47 Temporar documentation removal because of broken SVN update. olivier.girard 5424d 20h /
46 Re-add html documentation. olivier.girard 5424d 20h /
45 Temporar documentation removal because of broken SVN update. olivier.girard 5424d 20h /
44 Update documentation with the "Integration and Connectivity" section. olivier.girard 5424d 21h /
43 Re-add documentation (earlier pdf was broken). olivier.girard 5448d 20h /
42 olivier.girard 5448d 20h /
41 Update bitstream & SVN ignore patterns. olivier.girard 5448d 20h /
40 Minor updates. olivier.girard 5448d 21h /
39 Update FPGA projects with new openMSP430 core. olivier.girard 5448d 21h /
38 Remove old core version. olivier.girard 5448d 21h /
37 olivier.girard 5448d 21h /
36 Remove old core version. olivier.girard 5448d 22h /
35 Update documentation to reflect the latest Verilog changes. olivier.girard 5448d 22h /
34 To avoid potential conflicts with other Verilog modules in bigger projects, the openMSP430 sub-modules have all been renamed with the "omsp_" prefix. olivier.girard 5448d 23h /
33 In order to avoid confusion, the following changes have been implemented to the Verilog code:
- renamed the "rom_*" ports and defines to "pmem_*" (program memory).
- renamed the "ram_*" ports and defines to "dmem_*" (data memory).

In addition, in order to prevent potential conflicts with the Verilog defines of other IPs, a Verilog undefine file has been created.
olivier.girard 5449d 00h /
32 Minor update to the HTML documentation + add some SVN ignore properties to the Altera FPGA project simulation directory. olivier.girard 5450d 20h /
31 Update documentation (new Altera FPGA project + diverse minor updates) olivier.girard 5450d 21h /
30 Add Altera Cyclone II FPGA project example (thanks to Vadim Akimov contribution). olivier.girard 5450d 21h /
29 Add Altera Cyclone II FPGA project example. olivier.girard 5450d 22h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.