OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] - Rev 497

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
497 or_debug_proxy updates julius 5140d 16h /
496 ORPSoC ml501 updates - increased frequency, updated documentation julius 5140d 17h /
495 ORPSoC adding more accessor functions to Micron SDRAM model. julius 5140d 17h /
494 Change to ensure handles ctrl-C correctly with empty line. jeremybennett 5151d 11h /
493 ORPSoC VPI JTAG interface, hopefully fix 64-bit machine compile issues. julius 5153d 19h /
492 ORPSoC VPI interface for modelsim and documentation update julius 5154d 17h /
491 ORPSoC or1200_monitor update. julius 5155d 04h /
490 Updates to fix spurious test failures and register scheduling. jeremybennett 5159d 10h /
489 ORPSoC sw cleanup. Remove warnings. julius 5164d 17h /
488 ORPSoC OR1200 driver - tick timer exception handler reverted to generic - cpu tick function hook used as default in handler table. OR1200 timer demo sw for board added. julius 5164d 17h /
487 ORPSoC main software makefile update julius 5167d 15h /
486 ORPSoC updates, mainly software, i2c driver julius 5167d 15h /
485 ORPSoC updates - or1200 monitor now has separate defines file, ethmac updates to fifos and wishbone IF, board.h changes for UART (may propegate to other drivers with multiple cores, we'll see), crt0.S for or1200 now zeros all registers on reset, adding own ethernet tests for ML501 julius 5171d 19h /
484 Changes to make r12 call-saved and to bring wchar tests in line. jeremybennett 5172d 18h /
483 Updated with new opcodes to generate random numbers and to identify us as Or1ksim. jeremybennett 5174d 20h /
482 Don't hardcode tool versions in help text olof 5176d 08h /
481 OR1200 Update. RTL and spec. julius 5188d 02h /
480 ORPSoC updates - ml501 project cleanups, DDR2 cache bug fixes. julius 5189d 00h /
479 ORPSoC update to ml501 board port. Memory controller caching fixed up, does multiple lines of cache and Wishbone bursting. julius 5189d 23h /
478 ORPSoC update - ml501 or1200 cache configuration set to maximum, some cleanups. julius 5191d 15h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.