OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] - Rev 791

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
791 Added options to configure RAM and ROM sizes. Fixed cache handling. skrzyp 4616d 00h /
790 fixed issues with context switching, interrupts, optimizations and cleanups skrzyp 4623d 00h /
789 ORPSoC: Patch from R Diez to make RTL sim report l.nops have equivalent formatting to those from or1ksim

Signed-off-by: R Diez <rdiezmail-openrisc@yahoo.de>
Acked-by: Julius Baxter <juliusbaxter@gmail.com>
julius 4626d 20h /
788 or1200: Patch from R Diez to remove l.cust5 signal from a sensitivty list when it's not defined.

Signed-off-by: R Diez <rdiezmail-openrisc@yahoo.de>
Acked-by: Julius Baxter <juliusbaxter@gmail.com>
julius 4626d 21h /
787 Patch from R Diez to zero R0 on startup. ChangeLog from testsuite/test-code-or1k:

2012-03-23 Jeremy Bennett <jeremy.bennett@embecosm.com>

Patch from R Diez <rdiezmail-openrisc@yahoo.de>

* cache/cache-asm.S, cfg/cfg.S, except-test/except-test-s.S,
* except/except.S, ext/ext.S, flag/flag.S, fp/fp.S,
* inst-set-test/inst-set-test.S, int-test/int-test.S,
* mc-common/except-mc.S, uos/except-or32.S: Clear R0 on
start-up. There is no guarantee that R0 is hardwired to zero, and
indeed it is not when simulating the or1200 Verilog core.
* configure: Regenerated.
* configure.ac: Updated version.
jeremybennett 4628d 05h /
786 new ecos tree (tracking mainline) skrzyp 4628d 05h /
785 We are about to upload a new tree (that has a different structure) skrzyp 4628d 06h /
784 Patch from R Diez to ensure DejaGnu handles errors better. Autoconf infrastructure all updated.

2012-03-21 Jeremy Bennett <jeremy.bennett@embecosm.com>

Patch from R Diez <rdiezmail-openrisc@yahoo.de>

* Makefile.am: Add AM_RUNTESTFLAGS to trigger correct error
behaviour.
jeremybennett 4629d 20h /
783 Initial dev directory snapshot with FSF GCC mainline jeremybennett 4643d 18h /
782 Tags directory for GNU development tool chain. jeremybennett 4643d 19h /
781 Initial check-in of GCC, with properties matching the upstream. jeremybennett 4646d 05h /
780 Initial check-in of GCC, with properties matching the upstream. jeremybennett 4648d 20h /
779 Initial check-in of GCC, with properties matching the upstream. jeremybennett 4648d 20h /
778 Initial check-in of GCC, with properties matching the upstream. jeremybennett 4648d 20h /
777 Initial check-in of GCC, with properties matching the upstream. jeremybennett 4648d 20h /
776 Initial check-in of GCC, with properties matching the upstream. jeremybennett 4648d 20h /
775 Initial check-in of GCC, with properties matching the upstream. jeremybennett 4648d 20h /
774 Initial check-in of GCC, with properties matching the upstream. jeremybennett 4648d 20h /
773 Initial check-in of GCC, with properties matching the upstream. jeremybennett 4648d 20h /
772 Initial check-in of GCC, with properties matching the upstream. jeremybennett 4648d 20h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.