OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] - Rev 563

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
563 Search for external cores in <board>/modules path olof 4782d 03h /
562 ORPSoC - board modelsim makefile tab/space fixup julius 4789d 11h /
561 or1ksim - timer module, spr-defs.h re-bugfix julius 4789d 11h /
560 ORPSoC update - update make scripts, XILINX_PATH setup changes.

Note - may require a change to XILINX_PATH on user systems.
julius 4790d 02h /
559 or1ksim - spr-def.sh fix for timer julius 4790d 23h /
558 ORPSoC makefile script fragments update. julius 4792d 15h /
557 Round baud rate divisor instead of truncating, reduces error for low divisors. yannv 4794d 12h /
556 or1ksim - added performance counters unit and test for it. julius 4795d 05h /
555 A number of improvements to help matching of stages and handling of timeouts. jeremybennett 4795d 06h /
554 Bug fix. jeremybennett 4796d 04h /
553 Updated test scripts that are more robust in the face of unreliable telnet. Improved scripts for checking results and searching for Linux sessions on a network. jeremybennett 4796d 05h /
552 or1ksim - cpu/ cleanup - remove dynamic execution model WIP, and dlx, or16 targets julius 4796d 13h /
551 Fixed typo (disble->disable) in cache disable functions. yannv 4798d 10h /
550 Turned off verbose output in script. Documented diagnostics in testing. jeremybennett 4798d 10h /
549 Clarified meaning of DEJAGNU. jeremybennett 4798d 11h /
548 New scripts for testing, documentation of testing, fixes to DejaGnu test scripts and updates to scripts. jeremybennett 4798d 11h /
547 ORPSoC dbg_if fix for slow Wishbone slaves julius 4800d 13h /
546 ORPSoC update: Fix WB B3 bursting termination on error in WB B3 RAM model julius 4801d 05h /
545 ORPSoC - revert unecessary i2c fix - driver oneliner was all that was needed. julius 4807d 08h /
544 ORPSoC ordb1a3pe1500 update - adding SD card controller. julius 4807d 14h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.