OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] - Rev 454

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
454 Updated to incorporate pthreads for Linux tool chain. jeremybennett 5092d 10h /
453 Updates to support constructor/destructor initialization for uClibc. jeremybennett 5092d 21h /
452 Update to define __UCLIBC__ when using the uClibc tool chain. jeremybennett 5093d 05h /
451 More tidying up. jeremybennett 5097d 01h /
450 Simplified (and hopefully more reliable) Ethernet MAC/PHY. jeremybennett 5097d 05h /
449 ORPSoC - or1200_monitor.v additions enabling new experimental execution checks.

Replace use of "clean-all" with "distclean" as make rule to clean things.
julius 5099d 01h /
448 Changed or32 to openrisc as Linux architecture name. jeremybennett 5099d 11h /
447 Updates to register order. jeremybennett 5100d 05h /
446 gdb-7.2 gdbserver updates. julius 5101d 00h /
445 gdbserver update to use kernel port ptrace register definitions. julius 5101d 21h /
444 Changes to ABI handling of varargs. jeremybennett 5102d 05h /
443 Work in progress on more efficient Ethernet. jeremybennett 5102d 09h /
442 OR1Ksim - adding trace controlability by SIGUSR1 signal. julius 5102d 23h /
441 Changes for gdbserver. jeremybennett 5103d 06h /
440 Updated documentation to describe new Ethernet usage. jeremybennett 5104d 01h /
439 ORPSoC update

Ethernet MAC synthesis issues with Actel Synplify D-2009.12A
Ethernet MAC FIFO synthesis issues with Xilinx XST

Multiply/divide tests for to run on target.

Added third interface to ram_wb module, changed reference design RAM to ram_wb
wrapper. Updated verilog and system C monitor modules accordingly.

Added ability to use ram_wb as internal memory on ML501 design.

Fixed ethernet MAC tests for ML501.
julius 5106d 05h /
438 Fix to newlib header and library locations. jeremybennett 5109d 05h /
437 Or1ksim - ethernet peripheral update, working much better. julius 5111d 19h /
436 Or1ksim ethernet TAP updates. Ethernet test still failing. julius 5112d 20h /
435 ORPSoC updates
OR1200 multiply/MAC/division unit update with serial multiply and
divide options. Full divide not synthesizable yet.
New software tests of multiply and divide functionality.
julius 5112d 20h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.