OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] - Rev 68

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
68 Fixed up a couple of Makefile things in ORPSoCv2 julius 5489d 10h /
67 New synthesizable builds of ORPSoC - first for the Xilinx ML501 Virtex 5 board, with working Xilinx MIG DDR2 Controller - added new pad option to bin2vmem, moved spi controller from or1k_startup module to its own directory julius 5489d 13h /
66 Fixed the simulator-assisted printf l.nop in cycle accurate, and supporting software. julius 5509d 11h /
65 ORPSoCv2 update: or1200_defines DVRDCR value, verilog testbench uart decoder fix julius 5513d 17h /
64 Trying to fix the system c model jtagsc.h checkout problem, also removed dependency generation in the system c modules makefile. julius 5516d 12h /
63 Finally adding RSP server to cycle accurate model, based on work by Jeremey Bennett but slightly modified for the debug unit we use. Adding binary logging file mode to cycle accurate model which allows smaller and quicker execution logging, along with binary log reader in sw/utils. Adding cycle accurate wishbone bus transaction log generation. still some bugs in CA model for some reason where it skips cycles when logging either execution or bus transactions. Changing or1200 du allowing hardware watchpoints on data load and stores. julius 5526d 09h /
62 This material is part of the separate website downloads directory. jeremybennett 5537d 12h /
61 The build directory should not be part of the SVN configuration. jeremybennett 5537d 13h /
60 Mark Jarvin's patches to support Mac OS X (Snow Leopard). jeremybennett 5544d 06h /
59 Toolchain install script gcc patch change and gdb configure change julius 5565d 06h /
58 ORPSoC2 update - added fpu and implemented in processor, also some sw tests for it, makefile for event sims cleaned up julius 5568d 05h /
57 ORPSoC execution logs created by event sim and cycle accurate should now be equivalent. Changed some of the rule names in orpsoc main makefile to make all rules use hyphens instead of underscores between words julius 5573d 09h /
56 adding generic pll model to orpsoc julius 5581d 11h /
55 Added modelsim support to makefile. Moved buffer libraries to sensible place. Removed a lot of junk julius 5584d 01h /
54 wb_conbus wishbone arbiter now in orpsocv2 instead of synthesized netlist julius 5594d 08h /
53 Fixed incorrect commandline option for ORPSoC and main makefile setting julius 5612d 09h /
52 ORPSoC update - ability to dump part or all of SRAM contents at the end of simulation julius 5613d 05h /
51 ORPSoCv2 updates: cycle accurate profiling, ELF loading julius 5627d 07h /
50 Adding or32_funcs.S julius 5627d 12h /
49 Lots of ORPSoC Updates. Cycle accurate model update. Enabled block read from CPU via debug interface. SMII interface same as devboard but may be broken in sim now. Makefile update julius 5646d 01h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.