OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 1029

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1029 Typing error fixed. simons 7955d 21h /
1028 Import. ivang 7955d 21h /
1027 PRINTF/printf mess fixed. simons 7956d 05h /
1026 rtems-20020807 import ivang 7956d 15h /
1025 PRINTF/printf mess fixed. simons 7956d 18h /
1024 Mess with printf/PRINTF fixed. Ethernet test changed to support latest changes. simons 7957d 03h /
1023 Now most of the configuration registers are updatded automatically based on defines in or1200_defines.v. lampret 7957d 13h /
1022 As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy. lampret 7957d 16h /
1021 *** empty log message *** rherveille 7961d 18h /
1020 Fixed several bugs
Working version, tested on Bender hardware
rherveille 7961d 19h /
1019 fixed some bugs detected by Bender hardware rherveille 7961d 19h /
1018 TX_BD_NUM register now contains a real number of transmit BDs (before this was n*2) simons 7962d 01h /
1017 TX_BD_NUM register now contains a real number of transmit BDs (before this was n*2) simons 7962d 02h /
1016 64 bytes is the smallest packet size. simons 7962d 18h /
1015 Host type was not recognized. simons 7963d 04h /
1014 added _JBLEN definition for or1k ivang 7963d 17h /
1013 ORP architecture supported. simons 7963d 19h /
1012 This commit was manufactured by cvs2svn to create tag 'rel_4'. 7964d 13h /
1011 Removed some commented RTL. Fixed SR/ESR flag bug. lampret 7964d 13h /
1010 Import ivang 7968d 16h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.