OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 1164

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1164 This commit was manufactured by cvs2svn to create branch 'branch_speed_opt'. 7846d 10h /
1163 This commit was manufactured by cvs2svn to create branch 'branch_qmem'. 7846d 10h /
1162 This commit was manufactured by cvs2svn to create tag 'rel_9'. 7846d 10h /
1161 When OR1200_NO_IMMU and OR1200_NO_IC are not both defined or undefined at the same time, results in a IC bug. Fixed. lampret 7846d 10h /
1160 added missing .rodata.* section into rom linker script phoenix 7877d 10h /
1159 No functional changes. Added defines to disable implementation of multiplier/MAC lampret 7889d 12h /
1158 Added simple uart test case. lampret 7890d 14h /
1157 Added syscall test case. lampret 7890d 14h /
1156 Tick timer test case added. lampret 7891d 10h /
1155 No functional change. Only added customization for exception vectors. lampret 7892d 14h /
1154 When using tty channel, put the serial port into raw mode (no echo, no
CR/LF conversion, no other line discipline/buffering).
sfurman 7900d 06h /
1153 When multiple interrupts were pending, e.g. TX buffer empty and RX
available, reading the UART's IIR register could potentially clear a
TX interrupt before it had been sent to the processor, thus dropping
the interrupt permanently.

Fix tested w/ both eCos and uclinux.
sfurman 7900d 16h /
1152 *** empty log message *** phoenix 7900d 20h /
1151 *** empty log message *** phoenix 7900d 20h /
1150 remove unneded include phoenix 7900d 22h /
1149 *** empty log message *** phoenix 7901d 09h /
1148 *** empty log message *** phoenix 7901d 09h /
1147 remove unneeded include phoenix 7901d 09h /
1146 cygwin fix phoenix 7901d 10h /
1145 1) Fix trivial bug w/ transmitter empty interrupts that I introduced in the
last check-in.
2) Improve printed output from debugging-only uart_status() routine.
sfurman 7901d 10h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.