OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 1527

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1527 Fix the execution log when an mtspr instruction causes an itlb miss nogj 7091d 09h /
1526 Fix a very outdated comment nogj 7091d 09h /
1525 Rename ADDR_PAGE to IADDR_PAGE nogj 7091d 09h /
1524 Check OR32_IF_DELAY instead of it_jump || it_branch nogj 7091d 09h /
1523 Bring config files up-to-date with recent changes nogj 7091d 09h /
1522 Add the cycles debug channel to print the value of the cycle counter before each line nogj 7091d 09h /
1521 Add {TRACE,ERR,FIXME,WARN}_ON macros to get the state of the given debug channel nogj 7091d 09h /
1520 Remove unused code nogj 7091d 09h /
1519 Add a usefull trace to the mc nogj 7091d 09h /
1518 Print a '\n' at the end of the trace nogj 7091d 09h /
1517 Use uint8_t instead of char nogj 7091d 09h /
1516 Make non-writeable memory writeable by the debug core nogj 7091d 09h /
1515 Use the new debug channel code instead of a compile time macro nogj 7091d 09h /
1514 Fix compileation with --enable-execution=simple nogj 7091d 09h /
1513 Remove the flag global nogj 7091d 09h /
1512 Fix compileing on windows (Reported my Kuoping Hsu and Girish Venkatar) nogj 7091d 09h /
1511 Fix typo nogj 7091d 09h /
1510 Create a seporate debug channel to dump exceptions to nogj 7091d 09h /
1509 Remove 08 prefix from PRIdREG nogj 7091d 09h /
1508 Remove m{f,t}spr calls where we can access the spr directly nogj 7091d 09h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.