OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 632

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
632 profiler and mprofiler merged into sim. ivang 8210d 18h /
631 Real cache access is simulated now. simons 8211d 17h /
630 some bug fixes in store buffer analysis markom 8212d 02h /
629 typo fixed markom 8212d 05h /
628 This commit was manufactured by cvs2svn to create tag 'pre-GNU-merge'. 8212d 06h /
627 or32 restored markom 8212d 06h /
626 store buffer added markom 8212d 06h /
625 Bus error bug fixed. Cache routines added. simons 8212d 22h /
624 Added logging of writes/read to/from SPR registers. ivang 8212d 22h /
623 update based on recent changes; arithmetic instructions does not modify carry yet markom 8213d 00h /
622 Cache test works on hardware. simons 8213d 03h /
621 Cache test works on hardware. simons 8213d 04h /
620 use ARITH_SET_FLAG to turn off set flag by arith. instructions markom 8213d 05h /
619 all test pass, after newest changes markom 8213d 05h /
618 Fixed display of new 'void' nop insns. lampret 8213d 13h /
617 Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways. lampret 8213d 14h /
616 flags test added markom 8216d 00h /
615 cmov and extxx instructions; add, addi, and, andi now set flag markom 8216d 00h /
614 Changed to support new debug if. simons 8216d 07h /
613 init: trap exception occurs always; initialization of sr not needed anymore markom 8217d 04h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.