OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 811

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
811 This commit was manufactured by cvs2svn to create tag 'initial'. 8348d 14h /
810 This commit was generated by cvs2svn to compensate for changes in r809,
which included commits to RCS files with non-trunk default branches.
simons 8348d 14h /
809 ORP monitor simons 8348d 14h /
808 Elf support added. simons 8348d 14h /
807 sched files moved to support dir markom 8349d 17h /
806 uart now partially uses scheduler markom 8349d 17h /
805 kbd, fb, vga devices now uses scheduler markom 8349d 17h /
804 memory regions can now overlap with MC -- not according to MC spec markom 8350d 11h /
803 Free irq handler fixed. simons 8353d 04h /
802 Cache and tick timer tests fixed. simons 8354d 15h /
801 l.muli instruction added markom 8356d 11h /
800 Bug fixed. simons 8357d 09h /
799 Wrapping around 512k boundary to simulate real hw. simons 8361d 02h /
798 Hardware scroll added. This possible due to the fact that crt is wrapping around 512k boundary. simons 8361d 02h /
797 Changed hardcoded address for fake MC to use a define. lampret 8361d 03h /
796 Removed unused ports wb_clki and wb_rst_i lampret 8361d 03h /
795 Added a directive to ignore signed division variables that are only used in simulation. lampret 8361d 08h /
794 Added again just recently removed full_case directive lampret 8361d 08h /
793 Added synthesis off/on for timescale.v included file. lampret 8361d 08h /
792 Fixed port names that changed. lampret 8361d 08h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.