OpenCores
URL https://opencores.org/ocsvn/or1k_old/or1k_old/trunk

Subversion Repositories or1k_old

[/] - Rev 1096

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1096 An example of SW and RTL regression log because many people asked for. lampret 8125d 16h /
1095 eval_reg replaced with the new evalsim_reg32 lampret 8126d 12h /
1094 sys/time.h might not be available for or1k target lampret 8126d 14h /
1093 New UART rx/tx fiel settings (due to or1ksim upgrade) lampret 8126d 14h /
1092 Changed from or32-rtems toolchain to or32-uclinux. lampret 8126d 14h /
1091 Added mmu test. lampret 8126d 14h /
1090 Removed ic_invalidate lampret 8126d 14h /
1089 Added dhrystone 2.1 benchmark lampret 8126d 14h /
1088 Changed from or32-rtems toolchain to or32-uclinux. lampret 8126d 14h /
1087 Changed or32-rtems to or32-uclinux. lampret 8126d 14h /
1086 STACK_ARGS is getting obsolete and is only needed by simprintf, which needs it to be 0. lampret 8126d 15h /
1085 Bug fixed. simons 8131d 18h /
1084 This commit was manufactured by cvs2svn to create tag 'rel_8'. 8146d 02h /
1083 SB mem width fixed. simons 8146d 02h /
1082 channels integration rprescott 8146d 14h /
1081 or32-uclinux tool chain have to be used to build the testbench. simons 8154d 06h /
1080 This commit was manufactured by cvs2svn to create tag 'rel_7'. 8154d 23h /
1079 RAMs wrong connected to the BIST scan chain. mohor 8154d 23h /
1078 Previous check-in was done by mistake. mohor 8155d 01h /
1077 Signal scanb_sen renamed to scanb_en. mohor 8155d 01h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.