OpenCores
URL https://opencores.org/ocsvn/or1k_old/or1k_old/trunk

Subversion Repositories or1k_old

[/] - Rev 1166

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1166 Fixed problem with relocations of non-allocated sections. csanchez 7815d 05h /
1165 timeout bug fixed; contribution by Carlos markom 7831d 23h /
1164 This commit was manufactured by cvs2svn to create branch 'branch_speed_opt'. 7835d 12h /
1163 This commit was manufactured by cvs2svn to create branch 'branch_qmem'. 7835d 12h /
1162 This commit was manufactured by cvs2svn to create tag 'rel_9'. 7835d 12h /
1161 When OR1200_NO_IMMU and OR1200_NO_IC are not both defined or undefined at the same time, results in a IC bug. Fixed. lampret 7835d 12h /
1160 added missing .rodata.* section into rom linker script phoenix 7866d 12h /
1159 No functional changes. Added defines to disable implementation of multiplier/MAC lampret 7878d 15h /
1158 Added simple uart test case. lampret 7879d 16h /
1157 Added syscall test case. lampret 7879d 17h /
1156 Tick timer test case added. lampret 7880d 13h /
1155 No functional change. Only added customization for exception vectors. lampret 7881d 17h /
1154 When using tty channel, put the serial port into raw mode (no echo, no
CR/LF conversion, no other line discipline/buffering).
sfurman 7889d 08h /
1153 When multiple interrupts were pending, e.g. TX buffer empty and RX
available, reading the UART's IIR register could potentially clear a
TX interrupt before it had been sent to the processor, thus dropping
the interrupt permanently.

Fix tested w/ both eCos and uclinux.
sfurman 7889d 19h /
1152 *** empty log message *** phoenix 7889d 22h /
1151 *** empty log message *** phoenix 7889d 23h /
1150 remove unneded include phoenix 7890d 00h /
1149 *** empty log message *** phoenix 7890d 11h /
1148 *** empty log message *** phoenix 7890d 12h /
1147 remove unneeded include phoenix 7890d 12h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.