OpenCores
URL https://opencores.org/ocsvn/or1k_old/or1k_old/trunk

Subversion Repositories or1k_old

[/] - Rev 1627

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1627 First Import of RC20x uClinux jcastillo 6844d 16h /
1626 First Import of uClinux for RC20x board jcastillo 6844d 17h /
1625 First Import of uClinux for RC20x board jcastillo 6844d 17h /
1624 First Import of uClinux for RC20x board jcastillo 6844d 17h /
1623 First Import of uClinux for RC20x board jcastillo 6844d 17h /
1622 First Import of uClinux for RC20x board jcastillo 6844d 17h /
1621 First Impot jcastillo 6844d 18h /
1620 Added SMC91C111 LAN Chip Interruption to work with uClinux jcastillo 6849d 14h /
1619 Fixed types in function declaration jcastillo 6849d 19h /
1618 Import of or32 sepcific part of binutils port updated by Balint and Nog phoenix 6850d 02h /
1617 *** empty log message *** phoenix 6850d 02h /
1616 Import of or32 sepcific part of binutils port updated by Balint and Nog phoenix 6850d 02h /
1615 *** empty log message *** phoenix 6850d 02h /
1614 CI should not be set in dMMU translation tables or one gets different behaviour with dMMU on or off in case data cache is enabled. care should be taken for addresses higher than 0x7fff_ffff where the situation is just reversed. (since or1200 does not cache upper half of address space if there is no dMMU) phoenix 6860d 03h /
1613 change default phoenix 6865d 12h /
1612 major optimizations for or32 target phoenix 6865d 12h /
1611 This commit was manufactured by cvs2svn to create tag 'stable_0_2_0_rc2'. 6868d 14h /
1610 Update ChangeLog nogj 6868d 14h /
1609 0.2.0-rc2 release nogj 6868d 14h /
1608 Avoid scheduleing too many jobs, potentially underflowing the scheduler stack nogj 6869d 08h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.