OpenCores
URL https://opencores.org/ocsvn/or1k_old/or1k_old/trunk

Subversion Repositories or1k_old

[/] - Rev 810

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
810 This commit was generated by cvs2svn to compensate for changes in r809,
which included commits to RCS files with non-trunk default branches.
simons 8123d 16h /
809 ORP monitor simons 8123d 16h /
808 Elf support added. simons 8123d 16h /
807 sched files moved to support dir markom 8124d 19h /
806 uart now partially uses scheduler markom 8124d 19h /
805 kbd, fb, vga devices now uses scheduler markom 8124d 20h /
804 memory regions can now overlap with MC -- not according to MC spec markom 8125d 14h /
803 Free irq handler fixed. simons 8128d 07h /
802 Cache and tick timer tests fixed. simons 8129d 18h /
801 l.muli instruction added markom 8131d 14h /
800 Bug fixed. simons 8132d 11h /
799 Wrapping around 512k boundary to simulate real hw. simons 8136d 05h /
798 Hardware scroll added. This possible due to the fact that crt is wrapping around 512k boundary. simons 8136d 05h /
797 Changed hardcoded address for fake MC to use a define. lampret 8136d 06h /
796 Removed unused ports wb_clki and wb_rst_i lampret 8136d 06h /
795 Added a directive to ignore signed division variables that are only used in simulation. lampret 8136d 10h /
794 Added again just recently removed full_case directive lampret 8136d 10h /
793 Added synthesis off/on for timescale.v included file. lampret 8136d 10h /
792 Fixed port names that changed. lampret 8136d 10h /
791 Fixed some ports in instnatiations that were removed from the modules lampret 8136d 10h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.