OpenCores
URL https://opencores.org/ocsvn/raytrac/raytrac/trunk

Subversion Repositories raytrac

[/] - Rev 133

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
133 Added the instructions queue jguarin2002 4823d 13h /
132 There was amiss in the cross product datapath decoder jguarin2002 4827d 09h /
131 Post RTL check on memblock jguarin2002 4827d 15h /
130 RayTrac Internal Memory Blocks among operands registers and Intermediate Results Fifos jguarin2002 4828d 09h /
129 Memory Block:

Identified the four circuits: External Write, External Read, Internal Write, Internal Read.
jguarin2002 4833d 22h /
128 Memblock, for input registers and intermezzo results queues: normfifox26x96 & dpfifo9x64, dpc is done jguarin2002 4841d 01h /
127 Datapath Control
Done
jguarin2002 4841d 12h /
126 dpc: Datapath Control Finished..... test it jguarin2002 4845d 07h /
125 DPC the result is just left jguarin2002 4846d 01h /
124 lost.... jguarin2002 4850d 01h /
123 Datapath Control jguarin2002 4854d 01h /
122 Datapath Control for RaytracFP jguarin2002 4856d 14h /
121 taking out std_logic_arith from sight.... no conversions allowed jguarin2002 4859d 02h /
120 Beta 0 Adder LCELLS 373 jguarin2002 4865d 00h /
119 382 LEs Adder, RTL viewer Check Ok jguarin2002 4865d 06h /
118 fp beta version reached a 17,5% logic cell starting at 450 LEs and finishing in 371 LEs for fadd32 jguarin2002 4865d 13h /
117 Official reduction achieved 12% jguarin2002 4865d 19h /
116 Official Reduction is 7%: Adder 420 logic cells, trying to reach out at least 20 less cells jguarin2002 4865d 20h /
115 Official Reduction is about 7% jguarin2002 4865d 21h /
114 lost of time.. jguarin2002 4866d 20h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.