OpenCores
URL https://opencores.org/ocsvn/rise/rise/trunk

Subversion Repositories rise

[/] - Rev 126

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
126 Added constant for cpu frequency (needed for UART) trinklhar 6438d 11h /
125 Fixed vhdl bugs trinklhar 6438d 11h /
124 Assigned UART signals to ports on top-level entity trinklhar 6438d 11h /
123 Removed UART again trinklhar 6438d 12h /
122 Removed UART again again trinklhar 6438d 12h /
121 Added address constants for uart access (memory mapped I/O) trinklhar 6438d 12h /
120 Added UART module to memory entity trinklhar 6438d 12h /
119 Uart wieder ausgebaut trinklhar 6439d 07h /
118 insert Uart address constant trinklhar 6439d 07h /
117 Uart im mem_stage trinklhar 6439d 07h /
116 writes to uart when write to reg 0 trinklhar 6440d 14h /
115 *** empty log message *** trinklhar 6441d 04h /
114 Uart 0.3 trinklhar 6442d 08h /
113 Uart reset funkt trinklhar 6442d 09h /
112 Uart drin aber signale nicht eingebunden trinklhar 6442d 10h /
111 - Fixed bug where certain opcodes did not check for availability of
registers.
cwalter 6445d 02h /
110 - Added missing file to CVS. cwalter 6445d 09h /
109 - Assembler code for ST produced wrong instruction format. cwalter 6446d 00h /
108 no message cwalter 6446d 00h /
107 - Added new example for memory testing. cwalter 6446d 01h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.