OpenCores
URL https://opencores.org/ocsvn/rise/rise/trunk

Subversion Repositories rise

[/] - Rev 146

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
146 - Changed to compile UART example. cwalter 6460d 10h /
145 - Added more VHDL files to project. cwalter 6460d 10h /
144 - IF stage now uses autogenerated VHDL files. cwalter 6460d 10h /
143 - Added more complex UART example. cwalter 6460d 10h /
142 - Added gap between characters sent and changed last character to CR. cwalter 6460d 10h /
141 - Added delay between characters. cwalter 6460d 11h /
140 - Test bench for RISE with UART. cwalter 6460d 11h /
139 - Added makefile example to improve design flow.
- Added subroutine example.
cwalter 6460d 12h /
138 - Fixed binary to VHDL converter. cwalter 6460d 12h /
137 - Added binary to VHDL converter. cwalter 6460d 12h /
136 - Added makefile example to improve design flow.
- Added subroutine example.
cwalter 6460d 12h /
135 uart_address_0 was a latch -> changed ustadler 6461d 08h /
134 Added second test program for testing uart. jlechner 6461d 09h /
133 - Fixed bug with ST opcodes. cwalter 6461d 10h /
132 Added test program for testing uart. jlechner 6461d 10h /
131 Changed high active resets to low active ones. jlechner 6461d 10h /
130 Removed obsolete line jlechner 6461d 11h /
129 Sample assembler program for accessing uart jlechner 6461d 11h /
128 Added multiplexer for output data. This mutliplexer decides on the adress of the last cycles
if ordinary memory data or data of an extension module have to be passed on.
jlechner 6461d 11h /
127 Changed high active resets to low active ones. jlechner 6461d 11h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.