OpenCores
URL https://opencores.org/ocsvn/rise/rise/trunk

Subversion Repositories rise

[/] - Rev 63

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
63 - Added missing signal stall_out_int to sensitivity list.
- LR register now locked if opcode is JUMP.
cwalter 6481d 17h /
62 no message cwalter 6481d 19h /
61 - Applied indenting tool.
- Added first basic implementation for testing.
cwalter 6481d 20h /
60 - Applied indenting tool. cwalter 6481d 20h /
59 - We don't want to lock registers the next cycle when we have stalled
the previous stages.
- Load opcodes also need to lock registers.
cwalter 6481d 20h /
58 - lr_enable signal in component wb_state should have direction out. cwalter 6481d 21h /
57 - applied indenting tool. cwalter 6481d 21h /
56 new sensitivity list ustadler 6481d 21h /
55 - clear_out must be initialized to '0'. cwalter 6481d 23h /
54 - Changed reset delay. cwalter 6481d 23h /
53 - Removed unused constant COND_NONE. cwalter 6481d 23h /
52 - stall_out must be initialized to '0' cwalter 6481d 23h /
51 - stall_out logic has moved to synchronous process. cwalter 6481d 23h /
50 - Added assembler example.
- Added logic for stall_in. pc_next must not be updated on stall.
cwalter 6481d 23h /
49 data can be ead asynchronous, data is written with the rising edge of the clk ustadler 6482d 00h /
48 - Added ModelSim files. cwalter 6482d 01h /
47 - Added GNU assembler patch. cwalter 6482d 01h /
46 - Added constant for RESET_VECTOR. cwalter 6482d 04h /
45 - Fixed latch for pc_next. cwalter 6482d 19h /
44 - Added another version of a register file which is a bit simplier. cwalter 6482d 19h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.