OpenCores
URL https://opencores.org/ocsvn/rise/rise/trunk

Subversion Repositories rise

[/] - Rev 89

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
89 Added input signal for clearing all register locks. jlechner 6386d 12h /
88 - Added new patch for assembler. cwalter 6386d 12h /
87 no message cwalter 6386d 12h /
86 - Added new example for a more complex loop. cwalter 6386d 12h /
85 Removed PC reset on clear_in signal. Clear_in only comes together with a branch, so it is sufficient
branch immediately.
jlechner 6386d 15h /
84 - PC value was wrong. cwalter 6386d 15h /
83 - sr_enable and lr_enable where incorrect. cwalter 6386d 15h /
82 - Updated drawings for memory. cwalter 6386d 15h /
81 - Changed to include barrel shifter. cwalter 6386d 15h /
80 - Fixed testbench to work with new barrel shifter. cwalter 6386d 15h /
79 - Added barrel shifter. cwalter 6386d 15h /
78 Added stall_in to sensitivity list. jlechner 6386d 15h /
77 - Fixed case. cwalter 6386d 15h /
76 - Changed order of some statements to improve readability. cwalter 6386d 15h /
75 - Added barrel shifter implementation. cwalter 6386d 15h /
74 - Fixed bug where register value used by load was passed through to
write back. Correct is ALU value.
cwalter 6386d 17h /
73 - Fixed bug where immediate value for LD_IMM_HB was placed in
the upper 8bits. This is done by the execute stage.
cwalter 6386d 17h /
72 Added RISE_PACK_SPECIFIC containing either
- constants declarations for synthesis or
- enumeration types for simulation

Added call to conversion function where a std_logic_vector is assigned to a opcode signal or a condition signal.
jlechner 6387d 02h /
71 Added RISE_PACK_SPECIFIC containing either
- constants declarations for synthesis or
- enumeration types for simulation
jlechner 6387d 02h /
70 Moved opcode and conditional constants and opcode_t and cond_t data types to rise_const_pack.vhd. jlechner 6387d 02h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.