OpenCores
URL https://opencores.org/ocsvn/rs232_interface/rs232_interface/trunk

Subversion Repositories rs232_interface

[/] - Rev 16

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
16 Project's block diagram.
It will be use in the datasheet.
(Compression level 5 when export from .odg file).
akram.mashni 5064d 08h /
15 Removed uncompressed image with big size. akram.mashni 5064d 08h /
14 Block diagram image of 2011-01-16 version.
It will be use in the datasheet.
(Compression level 5 when export from .odg file).
akram.mashni 5064d 09h /
13 Initial commit of documentation.
Created block diagram (OpenOffice Draw format).
akram.mashni 5064d 09h /
12 Updated news of uart.vhd commit. akram.mashni 5065d 11h /
11 Moved debouncer to a new process.
Fixed rx_clk_en generation.
Fixed start of reception condition on rx FSM.
akram.mashni 5065d 12h /
10 Implemented asynchronous mode and RX clock regeneration.
NOT TESTED !!!
akram.mashni 5073d 06h /
9 Updated change log. akram.mashni 5110d 21h /
8 Added Recommended Tools akram.mashni 5110d 21h /
7 Implemented PARITY (not tested!). akram.mashni 5112d 07h /
6 Fixed/improved header.
Changed SPACEs to TABs.
akram.mashni 5113d 13h /
5 Added comments to port map. akram.mashni 5120d 17h /
4 Added "Change Log".
Added "About"
akram.mashni 5120d 18h /
3 Added main file.
Fisrt commit.
Tested in the following conditions:
- Baud rate: 9600 bps.
- Implementation: Xilinx Spartan3e500 (Nexys2 Kit - Digilent)
- Main clock 50 MHz
akram.mashni 5120d 18h /
2 Initial Commit luciorp 5177d 07h /
1 The project and the structure was created root 5205d 04h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.