OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] - Rev 52

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
52 Documentation update for request control and transfer control block dinesha 4642d 09h /
51 FPGA relating timing optimisation done dinesha 4642d 09h /
50 Bug fix the request length is fixe dinesha 4644d 13h /
49 clean up dinesha 4645d 12h /
48 top-level cleanup dinesha 4645d 12h /
47 SDRAM bus converter bug fix and top-level signal clean up dinesha 4645d 12h /
46 test bench upgrade + rtl cleanup dinesha 4647d 13h /
45 RTL clean up and logic seperation done from sdram bus converter and request generator dinesha 4647d 17h /
44 SDRAM data path logic is modified to support 4 command line pipe line of different bank dinesha 4649d 15h /
43 Test bench automation to handle differ write/read burst sequence is supported now dinesha 4649d 17h /
42 Bug fix in read access is fixed dinesha 4649d 17h /
41 Updated Spec ver 0.1 is added back to svn dinesha 4649d 19h /
40 Application layer Fifo full conditional are register now to synth timing fixes dinesha 4650d 12h /
39 Test Bench upgradation with bigger data burst size dinesha 4650d 12h /
38 Port Name clean up dinesha 4651d 17h /
37 SDRAM dq and sdram pad clock are termindated inside the top rtl files dinesha 4651d 19h /
36 Clean up dinesha 4652d 09h /
35 Updated the New Documents - ver 0.1 dinesha 4652d 11h /
34 Removed the older version dinesha 4652d 11h /
33 clean up dinesha 4652d 12h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.