OpenCores
URL https://opencores.org/ocsvn/single_port/single_port/trunk

Subversion Repositories single_port

[/] - Rev 14

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
14 Address is only converted to integer when chip enable is active in order to avoid simulator warnings mgeng 6221d 02h /
13 rnw replaced by nce, nwe and noe, tristate drivers added mgeng 6948d 23h /
12 rnw replaced by nce, nwe and noe, replaces timing.jpg mgeng 6948d 23h /
11 replaced by timing.png mgeng 6948d 23h /
10 rnw replaced by nce, nwe and noe, replaces tbschematic.jpg mgeng 6948d 23h /
9 replaced by tbschematic.png mgeng 6948d 23h /
8 Constant PAGEDEPTH moved from single_port_pkg to linked_list_mem_pkg because it's only used in the linked list implementation mgeng 6963d 04h /
7 PAGENUM constant removed because the address bus width provides this information mgeng 6973d 20h /
6 Buses unconstrained, LGPL header added mgeng 6986d 19h /
5 Version 2.1 from February 1999 mgeng 6986d 19h /
4 Buses unconstrained, triggered not only with rnw but also with address and data bus transactions mgeng 6986d 19h /
3 This commit was manufactured by cvs2svn to create tag 'REL'. 7988d 17h /
2 initial checkin rpaley_yid 7988d 17h /
1 Standard project directories initialized by cvs2svn. 7988d 17h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.