OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] - Rev 173

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
173 testcase for bug report
"MSB of Program Counter changed upon PC increment"
arniml 7032d 09h /
172 save data from wishbone bus in register bank with wb_ack
necessary to hold data from peripheral/memory until it is read by T48
arniml 7061d 06h /
171 remove obsolete output stack_high_o arniml 7062d 06h /
170 intermediate update arniml 7063d 12h /
169 initial check-in arniml 7063d 18h /
168 change address range of wb_master arniml 7063d 18h /
167 simplify address range:
- configuration range
- Wishbone range
arniml 7063d 18h /
166 assign default for state_s arniml 7065d 09h /
165 add component wb_master.vhd arniml 7066d 08h /
164 initial check-in arniml 7066d 08h /
163 add bug
Wrong clock applied to T0
arniml 7067d 08h /
162 Fix bug report:
"Wrong clock applied to T0"
t0_o is generated inside clock_ctrl with a separate flip-flop running
with xtal_i
arniml 7067d 08h /
161 fix syntax problem that triggers an error with GHDL 0.18 arniml 7098d 12h /
160 add others to case statement arniml 7219d 08h /
159 fix dependencies for tb_t8048_behav_c0 and tb_t8039_behav_c0 arniml 7219d 08h /
158 added hierarchies t8039_notri and t8048_notri arniml 7219d 08h /
157 removed obsolete constant arniml 7219d 09h /
156 added hierarchy t8039_notri arniml 7219d 09h /
155 initial check-in arniml 7219d 09h /
154 added t8039_notri hierarchy arniml 7219d 09h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.