OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] - Rev 177

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
177 Implement db_dir_o glitch-safe arniml 6966d 03h /
176 Use en_clk_i instead of xtal3_s for generation of external signals.
This is required when the core runs with full xtal clock instead
of xtal/3 (xtal_div_3_g = 0).
arniml 6966d 03h /
175 add bug report
"MSB of Program Counter changed upon PC increment"
arniml 6967d 06h /
174 fix bug report
"MSB of Program Counter changed upon PC increment"
arniml 6967d 06h /
173 testcase for bug report
"MSB of Program Counter changed upon PC increment"
arniml 6967d 06h /
172 save data from wishbone bus in register bank with wb_ack
necessary to hold data from peripheral/memory until it is read by T48
arniml 6996d 02h /
171 remove obsolete output stack_high_o arniml 6997d 03h /
170 intermediate update arniml 6998d 09h /
169 initial check-in arniml 6998d 14h /
168 change address range of wb_master arniml 6998d 14h /
167 simplify address range:
- configuration range
- Wishbone range
arniml 6998d 14h /
166 assign default for state_s arniml 7000d 06h /
165 add component wb_master.vhd arniml 7001d 05h /
164 initial check-in arniml 7001d 05h /
163 add bug
Wrong clock applied to T0
arniml 7002d 05h /
162 Fix bug report:
"Wrong clock applied to T0"
t0_o is generated inside clock_ctrl with a separate flip-flop running
with xtal_i
arniml 7002d 05h /
161 fix syntax problem that triggers an error with GHDL 0.18 arniml 7033d 09h /
160 add others to case statement arniml 7154d 05h /
159 fix dependencies for tb_t8048_behav_c0 and tb_t8039_behav_c0 arniml 7154d 05h /
158 added hierarchies t8039_notri and t8048_notri arniml 7154d 05h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.