OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] - Rev 206

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
206 * change low impedance markers for P2
separate marker for low and high part
* p2_o output is also registered to prevent combinational
output to pads
arniml 6852d 22h /
205 operate ale_q and int_q with xtal_i after shift of ALE assertion to XTAL3 arniml 6852d 22h /
204 * suppress p2_output_pch_o when p2_output_exp is active
* wire xtal_i to interrupt module
arniml 6852d 22h /
203 * shift assertion of ALE and PROG to xtal3
* correct change of revision 1.8
arniml 6852d 22h /
202 fix address assignment arniml 6852d 22h /
201 split low impedance markers for P2 arniml 6852d 22h /
200 add check for
tCP: Port Control Setup to PROG'
arniml 6852d 22h /
199 initial check-in arniml 6852d 22h /
198 fix package dependencies arniml 6853d 03h /
197 preliminary version 0.3 arniml 6854d 06h /
196 update to version 0.3 arniml 6854d 06h /
195 Suppress assertion of bus_read_bus_s when interrupt is pending.
This should fix bug report
"PROBLEM WHEN INT AND JMP"
arniml 6854d 09h /
194 initial check-in arniml 6854d 09h /
193 iManual arniml 6869d 11h /
192 update list for Wishbone toplevel arniml 6869d 22h /
191 preliminary version 0.2 arniml 6870d 02h /
190 finalize change log for release 0.6 beta arniml 6870d 20h /
189 add bug report
"Target address of JMP and CALL to Program Memory Bank 1 corrupted by interrupt"
arniml 6901d 22h /
188 move check for int_pending_s into ea_i_='0' branch
this fixes a glitch on PCH when an interrutp occurs
during external program memory fetch
arniml 6901d 22h /
187 Fix bug reports:
"Target address of JMP to Program Memory Bank 1 corrupted by interrupt"
"Return address of CALL to Program Memory Bank 1 corrupted by interrupt"
int_in_progress_o was active one cycle before int_pending_o is
asserted. this confused the mb multiplexer which determines the state of
the memory bank selection flag
arniml 6901d 22h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.