OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] - Rev 80

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
80 added if_timing arniml 7379d 05h /
79 add if_timing module arniml 7379d 05h /
78 adjust external timing of BUS arniml 7379d 05h /
77 move from std_logic_arith to numeric_std arniml 7379d 22h /
76 initial check-in arniml 7380d 02h /
75 remove obsolete design unit arniml 7380d 02h /
74 enhance pass/fail detection arniml 7380d 10h /
73 removed dummy_s - workaround not longer needed for GHDL 0.11.1 arniml 7380d 10h /
72 removed superfluous signal from sensitivity list arniml 7380d 10h /
71 add T8039 and its testbench arniml 7386d 03h /
70 clean test cell before make arniml 7386d 03h /
69 fix name of istrobe arniml 7386d 03h /
68 connect T0 and T1 to P1 arniml 7386d 03h /
67 initial check-in arniml 7386d 03h /
66 add temporary workaround for GHDL 0.11 arniml 7386d 03h /
65 clean up sensitivity list arniml 7386d 03h /
64 + enhance instruction strobe generation
+ rework address output under EA=1 conditions
arniml 7386d 03h /
63 reset machine state to MSTATE3 to allow proper instruction fetch
after reset
arniml 7386d 03h /
62 initial check-in arniml 7386d 03h /
61 expand script for dump compare arniml 7388d 00h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.