OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] - Rev 91

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
91 fix edge detector bug for counter arniml 7384d 17h /
90 intial check-in arniml 7384d 17h /
89 initial check-in arniml 7398d 13h /
88 allow memory bank switching during interrupts arniml 7399d 15h /
87 abort gracfullt if memory bank switching does not work arniml 7399d 15h /
86 update notice about expander port instructions arniml 7399d 20h /
85 initial check-in arniml 7399d 20h /
84 add if_timing module arniml 7405d 12h /
83 connect if_timing to P2 output of T48 arniml 7405d 12h /
82 check expander timings arniml 7405d 12h /
81 initial check-in arniml 7405d 16h /
80 added if_timing arniml 7405d 16h /
79 add if_timing module arniml 7405d 16h /
78 adjust external timing of BUS arniml 7405d 16h /
77 move from std_logic_arith to numeric_std arniml 7406d 08h /
76 initial check-in arniml 7406d 12h /
75 remove obsolete design unit arniml 7406d 12h /
74 enhance pass/fail detection arniml 7406d 21h /
73 removed dummy_s - workaround not longer needed for GHDL 0.11.1 arniml 7406d 21h /
72 removed superfluous signal from sensitivity list arniml 7406d 21h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.