OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] - Rev 99

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
99 initial check-in arniml 7394d 17h /
98 Fix bug "ANL and ORL to P1/P2 read port status instead of port output register" arniml 7394d 18h /
97 initial check-in arniml 7394d 18h /
96 select dedicated directorie(s) for regression arniml 7395d 15h /
95 check counter inactivity arniml 7395d 15h /
94 initial check-in arniml 7395d 15h /
93 add support for line coverage evaluation with gcov arniml 7395d 16h /
92 work around bug in Quartus II 4.0 arniml 7395d 16h /
91 fix edge detector bug for counter arniml 7395d 16h /
90 intial check-in arniml 7395d 16h /
89 initial check-in arniml 7409d 13h /
88 allow memory bank switching during interrupts arniml 7410d 14h /
87 abort gracfullt if memory bank switching does not work arniml 7410d 14h /
86 update notice about expander port instructions arniml 7410d 20h /
85 initial check-in arniml 7410d 20h /
84 add if_timing module arniml 7416d 11h /
83 connect if_timing to P2 output of T48 arniml 7416d 11h /
82 check expander timings arniml 7416d 11h /
81 initial check-in arniml 7416d 15h /
80 added if_timing arniml 7416d 15h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.